Article ID: | iaor19992950 |
Country: | Netherlands |
Volume: | 109 |
Issue: | 3 |
Start Page Number: | 660 |
End Page Number: | 671 |
Publication Date: | Sep 1998 |
Journal: | European Journal of Operational Research |
Authors: | Martins Ernesto Q.V., Almeida A.M.C., Rodrigues Roslia D. |
Keywords: | optimization |
The first stage in hierarchical approaches to Floorplan Design defines topological relations between components that intend to optimize a given objective in a circuit board. These relations determine a placement that is subsequently optimized in order to minimize a cost measurement (that will probably be one between chip area or perimeter). The board optimization gives rise to multiple subproblems that need to be answered in order to obtain a good solution. Among the most relevant ones we find the problem of defining the optimal orientation of cells and the definition of the optimal cutting sequence that minimize the placement board area. We will present a generalization of an algorithm due to Stockmeyer so that it obtains a solution that not only defines the optimal cell orientation but also the slicing cuts sequence that will lead to this optimal orientation and overall area minimization.